In IRJET Vo

International Research Journal of Engineering and Technology (IRJET)Volume: 08 Issue: 02 | Feb 2021www.irjet.net

# Design and Implementation of Trinary Cascade 9-Level H-Bridge Inverter

# **Single Phase Inverter by Genetic Algorithm**

# Prayag R Bute<sup>1</sup>, S K Mittal<sup>2</sup>

<sup>1</sup> ME, Electrical Engineering (Control System), G. H. Raisoni Institute of Engineering & Technology, Pune, Maharashtra, India

butepr7369@gmail.com

<sup>2</sup> Professor Department of Electrical Engineering, G. H. Raisoni Institute of Engineering & Technology, Pune, Maharashtra, India

shailendra.mittal@raisoni.in

\_\_\_\_\_\*\*\*\_\_\_\_\_

**Abstract** - A multilevel inverter having more number of levels is responsible for reducing the harmonic content in output voltage. Trinary cascaded H-bridge 9-level inverters designed using unequal input DC power sources as well as less number of switches. If DC voltage sources are having the ratio of 1:3, then the inverter is called as trinary asymmetric multilevel inverter. Genetic Algorithm is used to implement proposed topology.

*Key Words: multilevel, Trinary, Genetic Algorithm, Asymmetric, PWM* 

# **1. INTRODUCTION**

The proposed technique is brought into use to eliminate the traditional logic gate pulse technique [6] [7] [8] which is the well-known conventional method. There is a pulse generator for giving pulses to the switches which is designed by Genetic Algorithm [4]. A multilevel inverter having more number of levels can be very usefull in reducing the harmonic content in voltage at output. Cascaded Trinary H-bridge multilevel inverters are designed with using unequal DC input power sources and less switches. If DC voltage sources are having the ratio of 1:3, then the inverter is called as trinary asymmetric multilevel inverter. Genetic Algorithm is used to implement this topology. Binary asymmetric multilevel inverter 8 switching devices.

Trinary asymmetric multilevel inverter is able to produce nine levels with having eight switching devices [2]. Such converters can be used with other techniques as fuzzy logic also. With the use of modulation index as input, rules for the fuzzy logic controller (FLC) can open various possibilities in directly producing the pulses [3]. But this paper explains the GA technique for inverter operation [1]. Main advantage of a trinary asymmetric topology as compaired to binary asymmetric topology is using the same number of switches. However such kind of asymmetric inverter will require input DC voltage sources with having different values.

#### 2. DESIGN OF INVERTER

Design of the proposed single phase trinary 9-level inverter is entirely depends upon the Input DC voltage levels. The value for each input DC source can be obtained using the Equation,

 $V_k = 3^{(k-1)} V_{dc}$ , k = 1,2,3,.....h (1)

Number of voltage levels 'N<sub>L</sub>' are obtained as,

 $N_L = 3^h(2)$ 

'Ns' Number of switching devices,

 $N_{s} = 4h(3)$ 

' $V_{0max}$ ' Maximum output voltage,

$$V_{0max} = (3^{h} - 1)^{\frac{vac}{2}} (4)$$

Hence for 9 level inverter there must be two different input dc sources and 8 switches. Circuit diagram of the asymmetric inverter is shown in fig 1. It is having two bridges, bridge one

is having the input voltage as  $\frac{Vdc}{4}$  and the second one is having  $\frac{3Vdc}{4}$ . The voltage levels are shown in figure 2.



Fig -1: Trinary 9-Level Inverter



Fig -2: Voltage levels with respect to firing angles

# **2.1 CALCULATION OF FIRING ANGLES**

By manipulating the opening and closing of the switches of bridge-1 correctly, an output voltage V1 can be made equal to  $V_{dc}/4$ , 0,  $V_{dc}/4$  where an output voltage of bridge-2 is can be made  $3V_{dc}/4$ , 0 or  $3V_{dc}/4$  by closing and opening its switches. Therefore at the output end, the voltage of the inverter will have nine values  $V_{dc}/4$ ,  $2V_{dc}/4$ ,  $3V_{dc}/4$ ,  $V_{dc}$ , 0,  $V_{dc}/4$ ,  $2V_{dc}/4$ ,  $3V_{dc}/4$ ,  $3V_{dc}/4$ , and  $V_{dc}$ . With the use of genetic algorithm the firing angles for the switches can be easily calculated. For better performance 0.9 is selected as modulation index. The required firing angles can be calculated and they are as shown in the following table. Where  $\theta_1 < \theta_2 < \theta_3 < \theta_4 < (\frac{\pi}{2})$ .

Table -1: Calculated firing angles for different MI

| Switching Angles in Radians |            |       |                |            |
|-----------------------------|------------|-------|----------------|------------|
| MI                          | $\theta_1$ | θ2    | θ <sub>3</sub> | $\Theta_4$ |
| 0.75                        | 0.131      | 0.265 | 0.623          | 1.571      |
| 0.8                         | 0.172      | 0.356 | 0.670          | 1.055      |
| 0.85                        | 0.068      | 0.368 | 0.469          | 0.947      |
| 0.9                         | 0.039      | 0.240 | 0.396          | 0.685      |

The maximum fundamental voltage (V1max= 4Vdc/4) can be perfectly obtained when the switching angles of all switches are zero. The equation for  $m_a$  is given as follows.

$$m_a = \frac{\pi V 1}{4 s V dc} (5)$$

from this, the following equations can be formed as,

 $\cos(\Theta 1) + \cos(\Theta 2) + \cos(\Theta 3) + \cos(\Theta 4) = 4ma_{(6)}$ 

Impact Factor value: 7.529

 $\cos(5\theta 1) + \cos(5\theta 2) + \cos(5\theta 3) + \cos(5\theta 4) = 0$  (7)

 $\cos(7\theta 1) + \cos(7\theta 2) + \cos(7\theta 3) + \cos(7\theta 4) = 0$  (8)

 $\cos(9\theta 1) + \cos(9\theta 2) + \cos(9\theta 3) + \cos(9\theta 4) = 0$ 

#### **3. MATLAB SIMULATION STUDY**

The trinary 9-level inverter is modelled using MATLAB/SIMULINK software. Two input voltage sources used are 80.25V & 240.75V. All switches here are considered to be ideal. Pulse generator is used to give desired firing angles to all switches. Simulation figure is shown in figure 3,



Fig -3: Simulink diagram of trinary 9-level inverter

Switching pulses are given with the use of firing angles calculated are shown in fig 4.





### 4. HARDWARE IMPLEMENTATION

Single phase asymmetric trinary cascaded H-bridge nine level inverter is implemented in real time. The block diagram of the overall experimental setup is shown as in Figure 5. The various units involved within the fabrication of hardware are power supply unit, battery unit, ARDUINO UNO controller, gate driver circuit and multilevel inverter. Driver circuits operates at two different voltage levels, thus multi-output power supply unit becomes a vital part of the proposed system. The controller used in the proposed system is ARDUINO UNO controller which operates at +5V DC supply. For implementing the hardware of the proposed inverter, MOSFETs IRF840 are used as switches. For giving gate pulses TLP250 Gate Driver circuit is used.



Fig -5: Block diagram of experimental setup

Battery unit consists of two batteries which are used to supply bridge-1 and bridge-2 of the asymmetric cascaded inverter. DC voltages of 80V and 240V are given to the bridge 1 and bridge 2 respectively. The main advantage of this controller is the ability to generate PWM pulses using precalculated values. This reduces the overall computational time required in determining the switching times for inverter legs, this makes the system more suitable and reliable real time implementation for larger drives.

#### **5. FINAL RESULTS**

Final results are obtained with having 1000 ohm resistance as a load. Output of bridge 1 and bridge 2 are shown in Figure 6. (a) & (b) respectively. Output of inverter is shown in fig. 6 (c). Arduino controller generates the required pulse for the switching devices to produce nine level output voltage. Once the asymmetric multilevel inverter gets the required DC voltage as input and the required PWM signals from the controller, the inverter produces a nine level output voltage.



# **6. CONCLUSIONS**

In this paper, a detailed analysis of asymmetric trinary cascaded H-bridge multilevel inverter topology is presented. Genetic Algorithm optimization method is applied to trinary cascaded multilevel inverters. Topology presented in this paper is having less number of switches compared to the conventional symmetric cascaded H-bridge inverter. Comparing the simulation and hardware results, this topology shows better performance and also requires the same number of switches which are used in the binary asymmetric cascaded seven level inverter. Hence trinary asymmetric topology is definitely advantageous over the conventional symmetric topologies.



#### REFERENCES

- [1] G. Ghosh, A. K. Basu and S. Seal, "Finding Optimum Switching Angles Using Genetic Algorithm for SHE-PWM Two-Level Inverter," 2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech), Kolkata, India, 2019, pp. 1-7, doi: 10.1109/IEMENTech48150.2019.8981147.
- [2] Hadik Azeem, Y. Suresh, J. Venkatramanaiah, Banavath Shiva Naik, Anup Kumar Panda, "A Fuzzy Logic Based Switching Methodology for a Cascaded H-Bridge Multilevel Inverter," IEEE Transactions on Power Electronics, TPEL.2019.2907226.
- [3] J. Venkataramanaiah, Y. Suresh, and A. K. Panda, "A review on symmetric, asymmetric, hybrid and single dc source based multilevel inverter topologies," Renewable and Sustainable Energy Reviews, vol. 76, pp. 788-812,2017.
- [4] M. A. Hosseinzadeh, M. Sarbanzadeh, Y. Salgueiro, M. Rivera and P. Wheeler, "Selective Harmonic Elimination In Cascaded H-Bridge Multilevel Inverter Using Genetic Algorithm Approach," 2019 IEEE International Conference on Industrial Technology (ICIT), Melbourne, Australia, 2019, pp. 1527-1532, doi: 10.1109/ICIT.2019.8755089.
- [5] B. Ozpineci, L. M. Tolbert, and J. N. Chiasson, "Harmonic optimization of multilevel converters using genetic algorithms," in Power Electronics Specialists Conference, 2004, pp. 3911-3916.
- [6] H. Taghizadeh and M.T. Hagh, "Harmonic elimination of cascade multilevel inverters with nonequal dc source using particle swarm optimization," IEEE Transaction on Industrial Electronics, vol. 57, no. 11, pp. 3678-3684, 2010.
- [7] Z. Salam, A. Majed, and A. M. Amjad, "Design and implementation of 15-level cascade multi-level voltage source inverter with harmonics elimination pulse-width modulation using differential evolution method," IET Power Electronics, vol. 8, no. 9, pp. 1740-1748, 2015.
- [8] M. S. Bin Arif, S. M. Ayob and Z. Salam, "A new asymmetrical multilevel inverter topology with reduced device counts," 2016 IEEE 1st International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES), Delhi, 2016, pp. 1-6, doi: 10.1109/ICPEICES.2016.7853507.

#### BIOGRAPHIES



ME Control System, G.H. Raisoni Institute of Engineering & Technology, Pune. BE Electrical Engineering, SSPM's College of Engineering, Kankavli



Professor, Department of Electrical Engineering, G.H. Raisoni Institute of Engineering & Technology, Pune.