

## Synthesis and Simulation of a Three Input Binary AND Gate using **Behavioral Level Modelling**

## Noor Ul Abedin<sup>1</sup>

<sup>1</sup>Assistant Professor, Dept. Of Electronics and Communication Engineering, Deccan College of Engineering and Technology, Telangana State, India

**Abstract** - Illustrating the Synthesis and simulation of a three input binary AND Gate using behavioral level modelling with considering the output as a register instead of using case or conditional statements.

The paper is a further advancement my published journal paper "Synthesis and Simulation of Binary AND Gate using Behavioral Level Modelling" in "International Referred Journal of Engineering and Science (IRJES)".

*Key Words*: AND gate, Verilog HDL<sup>1</sup> Behavioral level modelling<sup>2</sup>, Xilinx 14.7, Synthesis and Simulation.

## 2. CIRCUIT DIAGRAM AND TRUTH TABLE OF A THREE INPUT AND GATE



Fig.1. Circuit Symbol of Three input AND Gate

## **1. INTRODUCTION**

Basically we all are familiar with binary logic gates as these are the building blocks of digital circuits either complex or simple.

So basically here I am showing how a very important multiplicative operative i.e. a binary AND with three inputs can be implemented by CAD tools i.e. is synthesised and simulated using Xilinx 14.7 software.

<sup>&</sup>lt;sup>2</sup> The module is implemented in terms of desired design algorithm without concern for the hardware implementation details.

| Input<br>in1 | Input<br>in2 | Input<br>in3 | Output<br>out     |
|--------------|--------------|--------------|-------------------|
|              |              |              | (out=in1.in2.in3) |
| 0            | 0            | 0            | 0                 |
| 0            | 0            | 1            | 0                 |
| 0            | 1            | 0            | 0                 |
| 1            | 0            | 0            | 0                 |
| 1            | 1            | 0            | 0                 |
| 0            | 1            | 1            | 0                 |
| 1            | 0            | 1            | 0                 |
| 1            | 1            | 1            | 1                 |

Table -1: Truth Table of a Three input AND Gate

<sup>&</sup>lt;sup>1</sup> Verilog HDL, standardized as IEEE 1364, is a behavioural and a structural case- sensitive hardware description language (HDL) used to model electronic systems. It is most commonly used in the design and verification of digital circuits at the register-transfer level (RTL) of abstraction.



## **3. IMPLEMENTATION**

In the implementation of a three input AND gate using behavioural level modelling, module name is myandgate with inputs: in1, in2, in3 and output: out. The output here is taken a register continuing with assigning the inputs with always statement and using relative operator to perform logical AND operation.

#### 4. VERILOG HDL DESCRIPTION

**4.1.** Module Program:

module myandgate(out,in1,in2,in3);

input in1,in2,in3;

output out;

always @ (in1,in2,in3)

begin

out=in1&in2&in3;

end

endmodule

The module program of Verilog HDL serves the purpose for providing the binary AND gate schematic layout.

**4.2.** Test Bench/ Simulation Program:

module myandgatetest;

reg in1,in2,in3;

wire out;

myandgate uut (out,in1,in2,in3);

initial

begin

\$monitor (\$time,"in1=%b,in2=%b,in3=%b, out=%b",in1,in2,in3,out);

#100 in1=0; in2=0; in3=0;

#100 in1=0; in2=0; in3=1;

#100 in1=0; in2=1; in3=0; #100 in1=1; in2=0; in3=0; #100 in1=1; in2=1; in3=0; #100 in1=0; in2=1; in3=1; #100 in1=1; in2=0; in3=1; #100 in1=1; in2=1; in3=1;

end

endmodule

The simulation/ test bench program associates the module program to verify the logical combinations of the gate.

## **5. ANALYSIS ON XILINX 14.7** 5.1. Module Program and its obtained Schematic

| 20 | ///////////////////////////////////////       |
|----|-----------------------------------------------|
| 21 | <pre>module myandgate(out,in1,in2,in3);</pre> |
| 22 | <pre>input in1,in2,in3;</pre>                 |
| 23 | output out;                                   |
| 24 | reg out;                                      |
| 25 | always @ (in1,in2,in3)                        |
| 26 | begin                                         |
| 27 | out=in1&in2&in3                               |
| 28 | end                                           |
| 29 | endmodule                                     |
| 30 |                                               |
|    |                                               |
|    | Fig.2. Module Program in Xilinx               |



#### Fig.3. Synthesised Output

Т

# 5.2. Test Bench/ Simulation Program and its obtained logical Simulated Verification Outputs

0.4

|    | Fig 4 Cinculation Decompose                                                  |  |  |
|----|------------------------------------------------------------------------------|--|--|
| 42 |                                                                              |  |  |
| 41 | endmodule                                                                    |  |  |
| 40 | end                                                                          |  |  |
| 39 | <pre>#100 in1=1;in2=1;in3=1;</pre>                                           |  |  |
| 38 | <pre>#100 in1=1;in2=0;in3=1;</pre>                                           |  |  |
| 37 | <pre>#100 in1=0;in2=1;in3=1;</pre>                                           |  |  |
| 36 | <pre>#100 in1=1;in2=1;in3=0;</pre>                                           |  |  |
| 35 | <pre>#100 in1=1;in2=0;in3=0;</pre>                                           |  |  |
| 34 | <pre>#100 in1=0;in2=1;in3=0;</pre>                                           |  |  |
| 33 | <pre>#100 in1=0;in2=0;in3=1;</pre>                                           |  |  |
| 32 | <pre>#100 in1=0;in2=0;in3=0;</pre>                                           |  |  |
| 31 | <pre>\$monitor (\$time,"in1=%b,in2=%b,in3=%b,out=%b",in1,in2,in3,out);</pre> |  |  |
| 30 | begin                                                                        |  |  |
| 29 | initial                                                                      |  |  |
| 28 | <pre>myandgate uut(out,in1,in2,in3);</pre>                                   |  |  |
| 27 | wire out;                                                                    |  |  |
| 26 | <pre>reg in1,in2,in3;</pre>                                                  |  |  |
| 25 | <pre>module myandgatetest;</pre>                                             |  |  |
| 24 |                                                                              |  |  |

**Fig.4. Simulation Program** 

a. With inputs in1=0, in2=0, in3=0 and output

**Observed Simulated Outputs:** 

b. With inputs in1=0, in2=0, in3=1 and output out=0



Fig. 5.2.



Fig. 5.1.

c. With inputs in1=0, in2=1, in3=0 and output out=0



Fig. 5.3.

d. With inputs in1=1, in2=0, in3=0 and output out=0



Fig. 5.4.

e. With inputs in1=1, in2=1, in3=0 and output out=0





f. With inputs in1=0, in2=1, in3=1 and output out=0



Fig. 5.6.

g. With inputs in 1=1, in 2=0, in 3=1 and output out=0



Fig. 5.7.



h. With inputs in1=1, in2=1, in3=1 and output out=1



- [9]. Digital Design by Morris Mano
- [10]. Digital Hardware Design by John B. Peatman

#### BIOGRAPHY



Mr. Noor Ul Abedin is working as an Assistant Professor in Dept. of Electronics and Communication, Deccan College of Engineering and Technology. He's field of interest are Analog, Digital Electronics and Electromagnetic.



#### **6. FUTURE SCOPE**

Basic programming descriptions can be made easier which can be helpful in developing complex VLSI circuits with more number of inputs and also leading to its futuristic approach with using CAD tools.

## 7. CONCLUSION

Convincingly it has been observed that a three input binary AND gate can be easily simulated and synthesized by considering the output as a register in the module program, other than using casing or conditional statements in Behavioral level modelling.

#### REFERENCES

- [1]. Noor Ul Abedin (2017). Synthesises and Simulation of Binary AND Gate using Behavioral Level Modelling
- [2]. Verilog HDL by Samir Palnitkar
- [3]. A Verilog HDL Primer by J. Bhasker
- [4]. Introduction to VLSI Circuits and Systems by John P. Uyemura
- [5]. The 8051 Microcontroller & Embedded Systems by Muhammad Ali Mazidi Janice Gillispie Mazidi and Rolin D. McKinlay
- [6]. VLSI Design by P Sahu
- [7]. VLSI Design by M. Michael Vai
- [8]. Digital Systems by Tocci & Widmer