Fault Modeling and Parametric Fault Detection in Analog VLSI Circuits using Discretization

Baldev Raj¹, G. M. Bhat², Sandeep Thakur³

¹Associate Professor, Dept. Of Electronics & Communication Engineering, Government College of Engineering & Technology, Jammu, J & K, India
²Professor, Institute of Engineering and Technology Safapora, USIC, University of Kashmir, J & K, India
³Assistant Professor, Dept. of Electronics & Communication Engineering, Mahatma Gandhi Mission’s College of Engineering & Technology Kamothe, Maharashtra, India

Abstract - In this paper we proposed a method to detects faults in analog VLSI circuits using discretization. The area of fault modelling in analog VLSI circuit does not achieve the same degree as compare to digital fault model. So there is need of simple analog fault model which works effectively. As we need more application on one chip the circuitry of analog VLSI circuit becomes more complicated so it is very difficult to analyses fault in that circuit. So we give this method to analysis of fault in analog VLSI circuit. The all simulation and algorithm are made with the help of MATLAB/Simulink.

Key Words: Parametric faults, analog VLSI circuit, discretization, MATLAB.

INTRODUCTION

In present scenario analog VLSI circuits are used in wide number of application such as multimedia, cellular communication, digital signal processing and data acquisition. The testing of analog VLSI circuit is a major task before designing and fabrication of any product. The fault detection in analog VLSI circuits is very difficult task due to complexity nature of analog circuits. There is no simple fault model for analog VLSI circuits as present in digital circuits. There are two types of fault model are present in analog circuits. These are catastrophic fault model and parametric fault model. In catastrophic, there is large deviation at output due to large variation in component values (due to short or open circuit). In parametric, the component value will change from nominal value to certain extent. The parametric fault cause due to change in component value due time and environment. The parametric fault sometimes cause the change in output behavior of system sometimes not. But catastrophic fault change the behavior of circuit completely. The testing of analog circuits consume 30% of total manufacturing cost of product [1]. The cost occur in analog circuits testing due to functional testing techniques, these require large number of measurements for test. In this paper we present a analog fault detector using discretization [2][3][4].

Basic Principle

A large number of analog VLSI circuits can be represented by linear state variable equations [5][6][7]. For simplicity here we take single output state variable circuit where the output of every block contain a capacitor (memory element). The state equation for the circuit is given by

\[ \dot{X}(t) = AX(t) + BU(t) \]  

\[ X(t) = [x_1(t), x_2(t), ..., x_n(t)] \] is state vector containing n variable.

\[ \dot{X}(t) = [\dot{x}_1(t), \dot{x}_2(t), ..., \dot{x}_n(t)] \]

Here \( \dot{x}_1(t) \) is derivative with time. The output of the system is given by \( y(t) \).

\[ y(t) = CX(t) + DU(t) \]  

By taking Laplace transform we change state variable equation from time domain to frequency s domain that is given by

\[ sX(s) = AX(s) + BU(s) \]  

From these equation we can derive from signal flow graph [8][9]. Here we taking example of Biquadratic Filter circuit in Fig 1 & Fig 2. Shown the circuit diagram and signal flow graph of biquadratic filter circuit. The biquadratic filter circuit contain three op-amp. First operational amplifier is inverting op-amp, second is integrator and third is lossy integrator.
By using all the resistor value equal to R and all capacitor value equal to C. then we have $\omega_0 = 1/RC$. From Fig. 2 we can write state equation

$$\begin{bmatrix} x_1(s) \\ x_2(s) \end{bmatrix} = \begin{bmatrix} -\omega_0 & -\omega_0 \\ -\omega_0 & -\omega_0 \end{bmatrix} \begin{bmatrix} x_1(s) \\ x_2(s) \end{bmatrix} + \begin{bmatrix} \omega_0 \\ 0 \end{bmatrix} u(s) \quad (4)$$

By applying bilinear transform we get $z$ transform from $s$ domain. In bilinear transform

$$s = \frac{2}{t_s} \frac{z-1}{z+1} \quad (5)$$

Here $t_s$ is sampling time.

By using equation (4) and (5) we get

$$Z_A = (2/t_s I - A)^{-1}(2/t_s I + A) \quad (6)$$

$$Z_B = (2/t_s I - A)^{-1}B \quad (7)$$

So that we can write

$$X(z) = Z_A z^{-1} X(z) + Z_B z^{-1}(u(z) + u'(z)) \quad (8)$$

Here $z^{-1}$ is delay. This equation can be write in time domain

$$X(t) = Z_A X(t_{k-1}) + Z_B[u(t_{k-1}) + u(t_k)] \quad (9)$$

Here $u(t)$ is input for simulation of biquadratic filter circuit. And sampling rate is $1/t_s$. And sampling frequency is $f(s) = 1/t_s$

In biquadratic filter circuit by using $R=10k$ and $C=0.02\mu F$ and by using this we get $\omega_0 = 5000Hz$ and using nyquist criterion $t_s=0.0001sec$. By using these parameter we find state equation in $Z$ domain.

$$\begin{bmatrix} x_1(z) \\ x_2(z) \end{bmatrix} = \begin{bmatrix} 0.538 & 0.308 \\ -0.308 & -0.538 \end{bmatrix} z^{-1} x_1(z) + \begin{bmatrix} -0.192 \\ -0.038 \end{bmatrix} (u(z) + z^{-1} u(z)) \quad (10)$$

By applying sinusoidal input $u(t)=0.1\sin(2\pi.500t)$. We simulate biquadratic filter circuit.

**Modeling of Faults**

For the measurement of different fault occur in circuit one should have complete fault list. There are two types of faults occur in analog VLSI circuits. These are parametric fault and catastrophic fault.

Parametric faults occur in circuit due to some manufacturing defects (change in some parameter like due to doping level and due to oxide thickness). Due to parametric faults in circuit the tolerance of component will vary to certain value. In these types of faults the circuit output may or may not be changed. Because the value of component is increase or decrease to certain value. These type of fault we can remove with the help of knowing the tolerance of component (ie. If there is some change in value then how much output of system is changed).

Catastrophic faults are completely changed the output of the circuit. These cause the short circuit or open circuit. These are also called hard fault. Due to these type of fault the behavior of system changed drastically. These are random faults.
Figure 3: Biquadratic Filter simulation using MATLAB

Figure 4: Biquadratic filter in discrete form (using Simulink)

Effects cause by single fault in circuit

When we simulate the circuit with fault the z domain state equation is assumed as discrete network as shown in Fig. 4. Here the coefficient of multiplier are $z\alpha_{ij}$ and $z\beta_{i}$. These are the elements from $Z_A$ and $Z_B$. Single fault is appears as with multiple faults in discrete circuit.

For example there is fault in $R_5$. That is the value of $R_5$ is changed from its original value. The original value of $R_5 = 10k$ and due to fault the value is change to $R_5 = 1k$. This fault effect the entire matrices of s domain where $R_5$ is present. Where as it effects both in z domain that is $Z_A$ and $Z_B$. The change in state equation due to fault occur in circuit

By in z domain it is given as

$$
\begin{bmatrix}
  x_1(z) \\
  x_2(z) \\
  x_3(z)
\end{bmatrix} =
\begin{bmatrix}
  0 & 0 & -5000 \\
  -5000 & -5000 & 0 \\
  5000 & 0 & 5000
\end{bmatrix}
\begin{bmatrix}
  x_1(z)/z \\
  x_2(z)/z \\
  x_3(z)/z
\end{bmatrix} +
\begin{bmatrix}
  0 \\
  0 \\
  5000
\end{bmatrix} u(z)
$$

Number of states changed due to single fault in circuit. The major cause of circuit failure is parasitic capacitance. For example here we consider capacitance $C_f$ effect which is at negative terminal of operational amplifier first and output terminal of operational amplifier. Due to this capacitance faulty state is generated which will increase the states. Here we represent it as faulty state ($x_f$).

Due to the presence of presence of parasitic capacitance the state equation is also changed and can be written as.

$$
\begin{bmatrix}
  x_1(z) \\
  x_2(z) \\
  x_3(z)
\end{bmatrix} =
\begin{bmatrix}
  0.887 & 0.075 & -0.377 \\
  -0.377 & -0.585 & 0.075 \\
  0.453 & -0.302 & 0.509
\end{bmatrix}
\begin{bmatrix}
  z^{-1} x_1(z) \\
  z^{-1} x_2(z) \\
  z^{-1} x_3(z)
\end{bmatrix} +
\begin{bmatrix}
  0.047 \\
  0.009 \\
  -0.109
\end{bmatrix} (u(z) + z^{-1} u(z))
$$

And in z domain are given below
Fault Simulation

Our approach work serially for analog VLSI not like parallel approaches. Because is not possible to detected all the faults in the circuit. Here we apply this approach to the parametric fault occur in the analog VLSI circuit that is if the value of the component is changes slightly then the output response of the circuit is changed completely. So it is very necessary to detect these fault. Here in first case we assume fault in $R_5$ resistor in the biquadratic filter. Then with the help of our approach we detect the response of the good and faulty biquadratic filter circuit. This approach is applicable to all types of circuit which we can convert into the signal flow graph. Our approach is simple and efficient approach as compare to the methods used now a days.

Implementation of Algorithm

The algorithm for fault modelling and detection is constructed with the help of MATLAB and Simulink [10]. The entire algorithm to compute fault in circuits is shown in Fig. 8. With the help of given algorithm we can easily detect the fault in analog VLSI circuit. In this paper we applied our algorithm to two circuit first is Biquadratic filter circuit and second circuit is leap frog filter circuit both circuit are benchmark circuit. Before the implementation of testing method, the method should be applicable to these circuit [11].

Result and Discussion

In this paper fault simulation is done on two benchmark circuit. In first circuit we consider two parametric fault in biquadratic filter circuit where as in second circuit contain only one parametric fault in Leapfrog filter circuit, both the filter are simulate at different frequency that is 500Hz for biquadratic filter and 1kHz for leapfrog filter circuit. Fig. 7 show the response of biquadratic filter circuit that is we use our algorithm to detect the parametric fault occur in circuit[12].

Table: 1 Result for Biquadratic Filter Circuit

<table>
<thead>
<tr>
<th>Sr. No.</th>
<th>Component</th>
<th>Original Value</th>
<th>Faulty Value</th>
<th>Freq. (Hz)</th>
<th>Result</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$R_1$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>2</td>
<td>$R_1$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>3</td>
<td>$R_2$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>4</td>
<td>$R_2$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>5</td>
<td>$R_3$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>6</td>
<td>$R_3$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>7</td>
<td>$R_4$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>8</td>
<td>$R_4$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>9</td>
<td>$R_5$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>10</td>
<td>$R_5$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>11</td>
<td>$R_6$</td>
<td>10K</td>
<td>15K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>12</td>
<td>$R_6$</td>
<td>10K</td>
<td>5K</td>
<td>1.00e+02</td>
<td>Y</td>
</tr>
<tr>
<td>13</td>
<td>$C_1$</td>
<td>0.01µF</td>
<td>0.02µF</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>14</td>
<td>$C_1$</td>
<td>0.01µF</td>
<td>0.005µF</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>15</td>
<td>$C_2$</td>
<td>0.01µF</td>
<td>0.02µF</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
<tr>
<td>16</td>
<td>$C_2$</td>
<td>0.01µF</td>
<td>0.005µF</td>
<td>1.00e+02</td>
<td>N</td>
</tr>
</tbody>
</table>

Second filter leapfrog filter is simulated with the help of our approach by assuming the fault in $R_5$ resistor in this case we also assume the parametric fault in circuit. And by simulation of algorithm at 1 KHz, we detect fault in circuit.
Conclusion

We proposed a new approach for fault detection in linear analog VLSI circuit. This approach is done by discretizing the circuit in z domain and sampling frequency is chosen such that we get maximum accuracy. In this paper all the simulation and calculation for transfer function, state equation in s domain as well as z domain are done with the help of MATLAB and all model for algorithm are construct with the help of SIMULINK. This approach is very effective to linear analog VLSI and our proposed algorithm is applicable to mostly all analog VLSI circuit.

ACKNOWLEDGEMENT

We express our gratitude & appreciation to Dr. Bhopinder Singh, Dr. Subash Dubey, Dr. Sameru Sharma, Dr. M. Tariq Banday, Dr. Sarbjeet Singh, Dr. Simmi Dutta, Er Rouf Ahmed Khan, Er Bharat Mahajan, Er Major Singh, Ms.Sharda Kumari, Er. Mohit Bharti, Mr. Abhiluv Bharti and Ms.Kashish Bharti for their technical and moral support. Last but not least we are thankful to our parents for their encouragement.

References


BIOGRAPHIES:

Dr. Baldev Raj. He is currently working as Associate Professor in the Department of Electronics & Communication Engineering, Government College of Engineering & Technology Jammu, India. He has completed his B.E. from University of Jammu, M.Tech from IIT Roorkee, MBA from IGNOU University, New Delhi and PhD from Ecole Superieure Robert de Sorbon, France. He is having fourteen years of teaching experience in the field of Electronics & Communication and has eight publications in reputed journals & conferences. He is reviewer of some International Journals.

Dr. G. M. Bhat. He is currently working as Director in the Institute of Engineering & Technology Safapora, USIC, Kashmir University. He is having good experience in teaching, research & in administration and has more than fifty publications in reputed journals & conferences.

Er. Sandeep Thakur. He is currently working as Assistant Professor in the department of electronics & communication in Mahatma Gandhi Mission’s College of Engineering & Technology, Kamothe Maharashtra, India. He did his B.E. from Himachal Pradesh University Shimla and M.Tech from IIT Dhanbad. He is having two years of teaching experience and has eleven publications in SCOPUS journals & IEEE conferences.